Principal Physical Design Engineer
New Today
Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud, automotive, and carrier architectures, our innovative technology is enabling new possibilities.
As a core member of Marvell's Central Physical Design team, you will provide backend design services to Marvell's SoC groups, working across a variety of complex designs that underpin data center, server, and networking applications. This team is dedicated to achieving high-performance and low-power goals for Marvell's optical DSP and networking solutions, supporting multiple business models and targeting the forefront of data infrastructure.
What You Can Expect
In this role, you will:
- Lead Chip-Level Physical Design: Oversee all aspects of chip-level Place and Route (PNR) activities, including floor planning, power grid design, clock tree synthesis, routing, and timing closure.
- Perform Detailed Analysis: Conduct comprehensive timing, power, and signal integrity signoff, ensuring designs meet stringent performance and reliability standards.
- Manage Physical Verification: Handle physical verification tasks such as DRC, LVS, and antenna checks to comply with advanced semiconductor process requirements.
- Collaborate Across Teams: Work closely with frontend, integration, and verification teams to ensure cohesive design implementation and successful project tapeouts.
- Develop Methodologies: Contribute to the development and refinement of physical design methodologies and flows, enhancing design efficiency and project alignment.
- Mentor and Lead: Provide technical guidance and mentorship to junior engineers, fostering a collaborative and innovative team environment.
What We're Looking For
- Educational Background: Bachelor's or Master's degree in Electrical Engineering, Computer Science, or a related field.
- Professional Experience: 10+ years of hands-on experience in physical design and verification, with a proven track record in chip-level PNR and successful tapeouts of complex SoC designs.
- Technical Proficiency: Expertise in hierarchical design strategies, deep sub-micron technologies (e.g., 7nm, 5nm), and familiarity with industry-standard physical design tools such as Cadence Innovus and Synopsys IC Compiler.
- Analytical Skills: Strong capabilities in timing analysis (e.g., Tempus, PrimeTime) and EM/IR-Drop/crosstalk analysis tools (e.g., Voltus, Celtic, PTSI).
- Programming Skills: Proficiency in scripting languages (Makefile, Tcl, Perl) to automate and enhance design workflows.
- Leadership Qualities: Detail-oriented, self-motivated, and effective communicator with a collaborative approach to team projects.
Expected Base Pay Range (USD)
146,850 - 220,000, $ per annum
The successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.
Additional Compensation and Benefit Elements
At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.
#LI-JS22
- Location:
- Santa Clara
We found some similar jobs based on your search
-
New Today
IC Physical Design Flow, Principal Solutions Engineer - AE
-
San Jose, CA, United States
IC Physical Design Flow, Principal Solutions Engineer - AE page is loadedIC Physical Design Flow, Principal Solutions Engineer - AEApply locations SAN JOSE time type Full time posted on Posted 11 Days Ago job requisition id R50874At Cadence, we hire ...
More Details -
-
New Today
Principal Physical Design Engineer
-
Santa Clara
About Marvell Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new p...
More Details -
-
2 Days Old
Principal Physical Design Engineer
-
Santa Clara
Description Invent the future with us. Ampere is a semiconductor design company for a new era, leading the future of computing with an innovative approach to CPU design focused on high-performance, energy efficient, sustainable cloud computing. By...
More Details -
-
2 Days Old
Principal Physical Design Engineer (STA)
-
San Jose, CA, United States
-
$200,000 - $250,000
- Engineering
Principal Physical Design Engineer (STA) San Jose, CA Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe, CXL, a...
More Details -
-
6 Days Old
IC Physical Design Flow, Principal Solutions Engineer - AE
-
San Jose, CA, United States
- Other
IC Physical Design Flow, Principal Solutions Engineer - AE page is loaded IC Physical Design Flow, Principal Solutions Engineer - AE Apply locations SAN JOSE time type Full time posted on Posted 4 Days Ago job requisition id R50874 At Cadence, we hi...
More Details -
-
9 Days Old
IC Physical Design Flow, Principal Solutions Engineer - AE
-
San Jose, CA, United States
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.We offer amazing opportunities to grow, no matter where you are in your career.The ideal candidate will be energetic, innovative and enthused...
More Details -